99
Views
1
CrossRef citations to date
0
Altmetric
Original Articles

A power reduction technique for multi-modulus divider

, , &
Pages 211-224 | Received 23 Aug 2010, Accepted 30 Jul 2011, Published online: 10 Oct 2011
 

Abstract

A new power reduction technique is presented for multi-modulus divider based on 2/3 divider cells. The ‘mod’ signals are employed to turn off the current of end-of-cycle logic blocks in 2/3 divider cells, when they have no contribution to the divider operation. An ideal multi-modulus divider adopting the power reduction technique is presented. Theory analyses show that the saved power percentage varies from 42.5% to 49% with division ratios changing from 256 to 8191 and the average saved power percentage is about 48.8%. As the division ratio becomes larger, the saved power percentage will be closer to 50%. An 11-bit multi-modulus divider based on this power reduction technique has been implemented in SMIC 0.18 um CMOS process. Theory analysis, simulation and test results show that the power reduction technique can save more than 39% power.

Acknowledgement

This study is supported by the National Natural Science Foundation of China under no. 60676011.

Log in via your institution

Log in to Taylor & Francis Online

PDF download + Online access

  • 48 hours access to article PDF & online version
  • Article PDF can be downloaded
  • Article PDF can be printed
USD 61.00 Add to cart

Issue Purchase

  • 30 days online access to complete issue
  • Article PDFs can be downloaded
  • Article PDFs can be printed
USD 702.00 Add to cart

* Local tax will be added as applicable

Related Research

People also read lists articles that other readers of this article have read.

Recommended articles lists articles that we recommend and is powered by our AI driven recommendation engine.

Cited by lists all citing articles based on Crossref citations.
Articles with the Crossref icon will open in a new tab.