ABSTRACT
A low-power voltage spike detection (VSD) circuit for a cap-less low-dropout regulator (LDO) is presented in this paper. The LDO is based on the cascoded flipped voltage follower (CAFVF) topology, and the transients in the output voltage are controlled by the spike detection circuits and these circuits get activated only during the transient period. The overshoot voltage spike detection (OVSD) circuit senses the output voltage via intermediate voltage and reduces the current through the power MOSFET by charging the gate capacitance
and restores the output voltage whenever the output voltage rises. The undershoot voltage spike detection (UVSD) circuit directly detects the output voltage and increases the current through the power MOSFET by discharging the gate capacitance
and restores back the output voltage whenever the output voltage drops. The VSD circuit consumes only a bias current of
in the steady state. This LDO is implemented in
CMOS technology and achieved a good load transient response with
settling time with the maximum voltage spike of
over the load current range of
to
.
Disclosure statement
No potential conflict of interest was reported by the author(s).