Abstract
In this paper, we proposed High Performance Error Tolerant Adders (HPETA) which have an efficient design and quality metrics for inexact computing applications. To achieve high performance, Multiplexer Based Approximate Full Adders (MBAFA) are proposed in the inaccurate part of the HPETA design. High speed, energy and area efficiency have been achieved by the critical path delay reduction and the number of gate-level logic reduction. The performances of the proposed MBAFA and HPETA are investigated by comparing its speed, area, power and accuracy parameters with those of other existing error tolerant adder structures. The investigation of these designs is performed in the Cadence Encounter software using the Application Specific Integration Circuits (ASIC) TSMC 90-nm technology library. From the Simulation results, the proposed MBAFA-I based HPETA-I adder exhibits high speed, area efficiency, low power consumption, less Area-Delay Product (ADP) and 56.25%, 47.98%, 37.58%, 34.03%, 39.32% lesser Power-Delay Product (PDP) than the existing conventional CSLA, SAET-CSLA, ETCSLA, HSETA, HSSSA, respectively.
Additional information
Notes on contributors
![](/cms/asset/a11f1e49-a9e9-4186-ad18-6910d52eb49c/tijr_a_1535920_ilg0001.gif)
R. Jothin
R Jothin received diploma in electronics and communication engineering from the Sankar Institute of Polytechnic, Tirunelveli, India and received the BE and ME (VLSI Design) in electronics and communication engineering from Government College of Technology, Coimbatore, India. He is currently working for a PhD in Anna University, Chennai, India. He has 20 years of industry experience and 5 years of academic experience. His research focuses on high performance VLSI architectures for image processing applications. Corresponding author. Email: [email protected]
![](/cms/asset/697085b6-a295-4c29-984a-f7b32f55ac4a/tijr_a_1535920_ilg0002.gif)
C. Vasanthanayaki
C Vasanthanayaki received the BE degree in electronics and communication engineering and ME degree in computer science, from Government College of Engineering, Tirunelveli, India, in 1987 and 1997, respectively. She received the PhD degree in the information and communication engineering. Since 1988, she has been with the Government College of Technology, Coimbatore, India. Email: [email protected]