105
Views
2
CrossRef citations to date
0
Altmetric
Research Articles

An area efficient vedic multiplier for FFT processor implementation using 4-2 compressor adder

ORCID Icon
Pages 935-951 | Received 27 Oct 2022, Accepted 02 Oct 2023, Published online: 10 Nov 2023
 

ABSTRACT

This article proposes a compact compressor adder of Vedic multiplication for an area-efficient FFT architecture. A standard multi-radix-24,22,23 FFT with a single-path delay feedback structure is considered. Vedic multipliers employ the Urdhva Tiryakbhyam method, which reduces redundant steps and generates parallel partial products. The proposed 4–2 compressor adders have been introduced inside the vedic multiplier to minimize carry delay and speed up the multiplication process. The vedic multiplier designed on the compressor adder saves power and gate count. The devised FFT algorithm is implemented using 45nm CMOS technology. Simulation results show a gate reduction of 21.5% and power consumption of 18.5%. The throughput had increased to 1.86 GS/s at 186 MHz compared to existing FFT architectures.

Disclosure statement

No potential conflict of interest was reported by the author.

Additional information

Funding

This work is not funded by any organisation or institution.

Reprints and Corporate Permissions

Please note: Selecting permissions does not provide access to the full text of the article, please see our help page How do I view content?

To request a reprint or corporate permissions for this article, please click on the relevant link below:

Academic Permissions

Please note: Selecting permissions does not provide access to the full text of the article, please see our help page How do I view content?

Obtain permissions instantly via Rightslink by clicking on the button below:

If you are unable to obtain permissions via Rightslink, please complete and submit this Permissions form. For more information, please visit our Permissions help page.